Central Processing Unit
MPC561/MPC563 Reference Manual, Rev. 1.2
3-46
Freescale Semiconductor
Execution begins at physical address 0x0100 if the hard reset configuration word IP bit is cleared to 0.
Execution begins at physical address 0xFFF0 0100 if the hard reset configuration word IP bit is set to 1.
3.15.4.2
Machine Check Exception (0x0200)
A machine-check exception is assumed to be caused by one of the following conditions:
•
The accessed address does not exist.
•
A data error was detected.
•
A storage protection violation was detected by chip-select logic.
Machine State Register (MSR)
IP
No change
ME
No change
LE
Bit is copied from ILE
DCMPEN
This bit is set according to (BBCMCR[EN_COMP] AND
BBCMCR[EXC_COMP])
Other
Cleared to 0
1
If the RCPU is in decompression on mode, SRR0 will contain a compressed address.
Table 3-23. Register Settings following an NMI (continued)
Register Name
Bits
Description
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...