Memory Controller
MPC561/MPC563 Reference Manual, Rev. 1.2
10-10
Freescale Semiconductor
Figure 10-6. 4 Beat Burst Read with Short Setup Time (Zero Wait State)
NOTE
An extra clock cycle is required to enable short set-up time, resulting in a
4-1-1-1 cycle.
10.3
Chip-Select Timing
The general-purpose chip-select machine (GPCM) allows a glueless and flexible interface between the
MPC561/MPC563 and external SRAM, EPROM, EEPROM, ROM peripherals. When an address and
CLKOUT
ADDR
TS
BR
BG
BB
Data
TA
RD/WR
BURST
TSIZ[0:1]
BDIP
2nd Data
3rd Data
4th Data
is Valid
is Valid
is Valid
is Valid
Last Beat
Expects Another Data
00
ADDR[28:31] = 0000
NO DATA
EXPECTED
1
2
3
4
5
6
7
1st Data
[0:31]
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...