Memory Controller
MPC561/MPC563 Reference Manual, Rev. 1.2
10-30
Freescale Semiconductor
Figure 10-21. Synchronous External Master Basic Access (GPCM Controlled)
NOTE
Because the MPC561/MPC563 has only 24 address signals, the eight most
significant internal address lines are driven as 0b0000_0000, and so
compared in the memory controller’s regions.
CLOCK
ADDR[0:31]
CS
WE
/
BE
OE
Data
TS
TA
Address
Match
&
Compare
Memory
Device
Access
RD/
WR
BURST
TSIZE
MTS
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...