Queued Serial Multi-Channel Module
MPC561/MPC563 Reference Manual, Rev. 1.2
15-4
Freescale Semiconductor
15.3
Memory Maps
The QSMCM memory maps, shown in
and
, includes the global registers, the QSPI
and dual SCI control and status registers, and the QSPI RAM. The QSMCM memory map can be divided
into supervisor-only data space and assignable data space. The address offsets shown are from the base
address of the QSMCM module. Refer to
for a diagram of the MPC561/MPC563 internal
memory map.
Table 15-1. QSMCM Register Map
Access
1
Address
MSB
2
0
LSB
15
S
0x30 5000
QSMCM Module Configuration Register (QSMCMMCR)
See
for bit descriptions.
T
0x30 5002
QSMCM Test Register (QTEST)
S
0x30 5004
Dual SCI Interrupt Level (QDSCI_IL)
See <XrefBlue>Table 15-5 for bit
descriptions.
Reserved
S
0x30 5006
Reserved
Queued SPI Interrupt Level (QSPI_IL)
See <XrefBlue>Table 15-6 for bit descriptions.
S/U
0x30 5008
SCI1Control Register 0 (SCC1R0)
See <XrefBlue>Table 15-24 for bit descriptions.
S/U
0x30 500A
SCI1Control Register 1 (SCC1R1)
See <XrefBlue>Table 15-25 for bit descriptions.
S/U
0x30 500C
SCI1 Status Register (SC1SR)
See <XrefBlue>Table 15-26 for bit descriptions.
S/U
0x30 500E
SCI1 Data Register (SC1DR)
See <XrefBlue>Table 15-27 for bit descriptions.
S/U
0x30 5010
Reserved
S/U
0x30 5012
Reserved
S/U
0x30 5014
Reserved
QSMCM Port Q Data Register (PORTQS)
Section 15.5.1, “Port QS Data Register (PORTQS)
,” for bit
descriptions.
S/U
0x30 5016
QSMCM Pin Assignment Register
(PQSPAR)
See <XrefBlue>Table 15-10 for bit
descriptions.
QSMCM Data Direction Register (DDRQS)
See <XrefBlue>Table 15-11 for bit
descriptions.
S/U
0x30 5018
QSPI Control Register 0 (SPCR0)
See <XrefBlue>Table 15-13 for bit descriptions.
S/U
0x30 501A
QSPI Control Register 1 (SPCR1)
See <XrefBlue>Table 15-15 for bit descriptions.
S/U
0x30 501C
QSPI Control Register 2 (SPCR2)
See <XrefBlue>Table 15-16 for bit descriptions.
S/U
0x30 501E
QSPI Control Register 3 (SPCR3)
See <XrefBlue>Table 15-17 for bit
descriptions.
QSPI Status Register (SPSR)
See <XrefBlue>Table 15-18 for bit
descriptions.
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...