CDR3 Flash (UC3F) EEPROM
MPC561/MPC563 Reference Manual, Rev. 1.2
21-34
Freescale Semiconductor
CENSOR[0:1] transitions are listed as follows:
1. Cleared censorship to no censorship, T1
Set CENSOR[0] or CENSOR[1].
2. No censorship to information censorship, T2
Set CENSOR[0] and CENSOR[1].
3. Information censorship, no censorship or unknown to cleared censorship, T3
Clear CENSOR[0:1]. This is done only while the entire UC3F array is erased.
4. Cleared censorship to information censorship, T4
Set both CENSOR[0] and CENSOR[1].
21.3.12 Background Debug Mode or Freeze Operation
While in background debug mode, the UC3F should respond normally to accesses except that LOCK is
writable. See the LOCK bit in
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...