Development Support
MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor
23-23
Figure 23-6. Debug Mode Logic
23.3.1.1
Debug Mode Enable vs. Debug Mode Disable
For protection purposes two possible working modes are defined: debug mode enable and debug mode
disable. These working modes are selected only during reset. See
for BDM mode selection.
Debug mode is enabled by asserting DSCK during reset.
5
Event valid
Event
Set
Reset
ECR_OR
Freeze
rfi
Decoder
Exception Cause Register
Debug Enable Register
Q
(ECR)
(DER)
Debug Mode Enable
Internal Debug Mode Signal
0
32
0
32
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
. . .
.
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...