READI Module
MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor
24-11
describes the DC register fields with the mode configurations for RCPU development access.
24.6.1.5
Mode Control Register (MC)
The MC register is used to select different modes of the READI module.
shows the location of
register bits.
Table 24-7. DC Bit Descriptions
RCPU
Bits
Nexus
Bits
Name
Description
0
7
DOR
1
1
The DOR and DME fields in the DC register can only be modified when system reset is asserted, or reset (to default
state) when the READI module is reset by the assertion of RSTI.
READI Debug Mode Entry Out-of-reset Field can be configured to enable or disable
debug mode entry out of reset.
0 Debug Mode Not Entered Out-of-Reset
1 Debug Mode Entered Out-of-Reset
1
6
DME
1
READI Debug Mode Enable Field can be configured to enable or disable debug
mode.
0 Debug Mode Disabled
1 Debug Mode Enabled
2
5
DPA
Reserved
3:5
4:2
TM
READI Trace Mode Field can be configured to enable BTM, DTM, and OTM. Any or
all types of trace may be enabled.
000 No Trace
1xx BTM Branch Trace Messaging Enabled
x1x DTM Data Trace Messaging Enabled
xx1 OTM Ownership Trace Messaging Enabled
6:7
1:0
EC
READI EVTI Control Field can be configured for synchronization and breakpoint
generation. If the EC is equal to 0b00, asserting EVTI will cause the next program and
data trace message to be a synchronization message (providing program and data
trace are enabled). If the EC field is equal to 0b01, a breakpoint will be generated. If
the field is configured to one of the reserved states, its action reverts to that of the
default state.
NOTE: The EVTI signal is level sensitive when EC is configured for breakpoint
generation. This implies that as long as EVTI assertion is continued (with EC set to
0b01), the READI module will continue requesting a breakpoint. The user must detect
breakpoint generation and negate the EVTI signal appropriately.
00 EVTI for program and data trace synchronization
01 EVTI for breakpoint generation
1x No Action
Table 24-8. RCPU Development Access Modes
DOR
DME
RCPU Development Access through READI
x
0
Non-debug mode access of RCPU development through READI.
0
1
Debug mode is enabled through READI (RCPU is still in normal mode, out
of reset)
1
1
Debug mode is enabled through READI and entered out-of-reset. Debug
mode entry causes RCPU to halt.
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...