MPC563XM Reference Manual, Rev. 1
1214
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
27.1.4
Overview
The eSCI block allows asynchronous serial communications with peripheral devices and other CPUs. It
includes special support to interface to LIN slave devices.
Figure 27-1. eSCI Block Diagram
27.1.5
Features
The eSCI block includes these distinctive features:
•
Full-duplex operation
•
Standard mark/space non-return-to-zero (NRZ) format
•
13-bit baud rate selection
•
Programmable frame, payload, and character format
Bit time
Duration of a single bit in a transmitted byte field or character, equivalent to the duration of one transmitter
clock cycle defined in
Section 27.4.3.2, “Transmitter Clock
”
frame
Entity that consists of the start bit followed by payload bits followed by one ore more stop bits
LIN byte field
Special instance of a frame
SCI frame
Special instance of a frame
LIN frame
Sequence of LIN byte fields
Table 27-2. Glossary (continued)
Term
Definition
RECEIVE
SHIFT REGISTER
÷
16
RXD
POLARITY
CONTROL
BAUD RATE
GENERATOR
RECEIVE
DATA REGISTER
TXD
TRANSMIT
DATA REGISTER
TRANSMIT
SHIFT REGISTER
INTERNAL DATA BUS
RECEIVE
CONTROL
WAKEUP
CONTROL
FRAME FORMAT
CONTROL
TRANSMIT
CONTROL
INTERNAL DATA BUS
INTERRUPT
GENERATION
LOOP
CONTROL
CPU
IRQ
RX DMA
CHANNEL
DMA
CTRL
TX DMA
CHANNEL
DMA
CTRL
LIN FSM
CONTROL
TCLK
RCLK
BUS
CLK