MPC563XM Reference Manual, Rev. 1
1220
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
27.3.2.4
SCI Control Register 2 (SCICR2)
This register provides the interrupt enable bits for the interrupt flags provided in
and control bits for the transmitter and receiver.
3
WAKE
Receiver Wake-up Condition. This control bit defines the wake-up condition for the receiver. The receiver
wake-up is described in
Section 27.4.5.5, “Multiprocessor Communication
0 Idle line wake-up.
1 Address mark wake-up
2
ILT
Idle Line Type. This control bit defines the type of idle line detection for the receiver wake-up. The two types are
described in
Section 27.4.5.5.1, “Idle-Line Wakeup
0 Idle line detection starts after reception of a low bit.
1 Idle line detection starts after reception of the last stop bit.
1
PE
Parity Enable. This control bit enables the parity bit generation and checking. The location of the parity bits is
shown in
Section 27.4.2, “Frame Formats
”.
0 Parity bit generation and checking disabled.
1 Parity bit generation and checking enabled.
0
PT
Parity Type. This control bit defines whether even or odd parity has to be used.
0 Even parity (even number of ones in character clears the parity bit).
1 Odd parity (odd number of ones in character clears the parity bit).
Table 27-8. Receive Source Mode Selection
LOOPS
RSCR
Receiver Input Mode
0
0
Dual Wire Mode
0
1
Reserved
1
0
Loop Mode
1
1
Single Wire Mode
Address Offset: 0x03
Access: User read/write
7
6
5
4
3
2
1
0
R
TIE
TCIE
RIE
ILIE
TE
RE
RWU
SBK
W
rwm
Reset
0
0
0
0
0
0
0
0
Figure 27-5. SCI Control Register 2 (SCICR2)
Table 27-7. SCICR1 Field Descriptions (continued)
Field
Description