MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1329
Preliminary—Subject to Change Without Notice
Chapter 30
Power Management Controller (PMC)
30.1
Introduction
The power management controller contains circuitry to generate the internal 3.3V supply and to control
the regulation of 1.2V supply with external npn ballast transistor. It also contains low voltage inhibit (LVI)
and power-on reset (POR) circuits for the 1.2V supply, the 3.3V supply, the 3.3V/5V supply of the closest
I/O segment (VDDEH) and the 5V supply of the regulators (VDDREG). There is no requirement for
special power up or down sequencing required. VDDREG can be tied to VSS to bypass the 3.3V and 1.2V
internal regulators.
Regulators and power supply LVI/POR control blocks use a precision bandgap voltage reference.
A low impedance buffered version of the absolute and curvature corrected bandgap voltage reference is
available to be measured using an ADC dedicated channel.
The PMC block has four modes of operation:
•
normal mode
•
test mode: 15 test modes can be selected for measurement of LVI/POR/Bandgap/Regulators/Temp
sensor/Standby switch parameters;
•
scan mode: LVI monitors are disabled;
•
low power RAM test
•
burn-in mode (HTOL test): stress test for the 3.3V logic;