MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
179
Preliminary—Subject to Change Without Notice
The Master Priority Register can only be accessed in supervisor mode with 32-bit accesses. Once the RO
(Read Only) bit has been set in the slave General Purpose Control Register the Master Priority Register
can only be read from, attempts to write to it will have no effect on the MPR and result in an error response.
NOTE
No two available master ports may be programmed with the same priority
level. Attempts to program two or more available masters with the same
priority level will result in an error response and the MPR will not be
updated.
Bit 19
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_4
Bits 18 - 16
Master 4 Priority -
These bits set the arbitration priority
for master port 4 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 100
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.
Bit 15
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_3
Bits 14 - 12
Master 3 Priority -
These bits set the arbitration priority
for master port 3 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 011
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.
Bit 11
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_2
Bits 10 - 8
Master 2 Priority -
These bits set the arbitration priority
for master port 2 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 010
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.
Bit 7
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_1
Bits 6 - 4
Master 1 Priority -
These bits set the arbitration priority
for master port 1 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 001
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.
Bit 3
Master Priority Register Reserved -
This bit is reserved
for future expansion. It is read as zero and should be
written with zero for upward compatibility.
NA
MSTR_0
Bits 2 - 0
Master 0 Priority -
These bits set the arbitration priority
for master port 0 on the associated slave port.
These bits are initialized by hardware reset.
The reset value is 000
000This master has the highest priority
when accessing the slave port.
111This master has the lowest priority
when accessing the slave port.
Table 8-6. Master Priority Register Descriptions (continued)
Name
Description
Settings