MPC563XM Reference Manual, Rev. 1
234
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
10.3.6.8
Bus Interface Unit 0 Register
The Bus Interface Unit 0 Register (BIU0) provides a means for BIU specific information, or BIU
configuration information to be stored. It also provides a location for the read wait state and address
pipelined control information to be stored for c90fl.
10.3.6.8.1
BIU0 Register
The following field and bit descriptions fully define the BIU0 register (
).
BIU0 register functions are shown in
NOTE
Address Pipelining Control is handled within the BIU.
000 - Access may be pipelined back to back. (250 kHz < Operating
Frequency < 63 MHz)
001 - Access request require one additional hold cycle. (63 MHz <
Operating Frequency < 125 MHz)
010 - Access request require two additional hold cycles. (125 MHz <
Operating Frequency < 133 MHz)
011 - Access request require three additional hold cycles. (Not needed for
spec frequency range of c90fl)
100 - Access request require four additional hold cycles. (Not needed for
spec frequency range of c90fl)
101 - Access request require five additional hold cycles. (Not needed for
spec frequency range of c90fl)
110 - Access request require six additional hold cycles. (Not needed for spec
frequency range of c90fl)
111 - No address pipelining.
Offset 0x001c
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
R
BIU0
W
(writability is SOC specified)
Reset
(reset is SOC specified)
Table 10-29. BIU0 Register
Table 10-30. BIU0 Field Descriptions
Field
Description
0-31
BIU0[31:0]
BIU0 Generic Registers.