MPC563XM Reference Manual, Rev. 1
30
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
– User-selectable ability to generate a system reset upon loss of clock
– Backup clock (reference clock or FMPLL free-running) can be applied to the system in case
of loss of clock
•
Calibration bus interface (EBI)
— Available only in the calibration package
— 1.8 V to 3.3 V ± 10% I/O (1.6 V to 3.6 V)
— Memory controller with support for various memory types
— 16-bit data bus, up to 22-bit address bus
— Selectable drive strength
— Configurable bus speed modes
— Bus monitor
— Configurable wait states
•
System integration unit (SIU)
— Centralized GPIO control of 71 I/O pins
— Centralized pad control on a per-pin basis
– Pin function selection
– Configurable weak pull-up or pull-down
– Drive strength
– Slew rate
– Hysteresis
— System reset monitoring and generation
— External interrupt inputs, filtering and control
— Critical Interrupt control
— Non-Maskable Interrupt control
— Internal multiplexer subblock (IMUX)
– Allows flexible selection of eQADC trigger inputs (eTPU Plus, eMIOS and external
signals)
– Allows selection of interrupt requests between external pins and DSPI
•
Error correction status module (ECSM)
— Configurable error-correcting codes (ECC) reporting
•
On-chip flash memory
— Up to 1.5 MB flash memory, accessed via a 64-bit wide Bus Interface
— 16 KB shadow block
— Fetch Accelerator
– Provide single cycle flash access @ 80 MHz
– Quadruple 128-bit wide prefetch/burst buffers
– Prefetch buffers can be configured to prefetch code or data or both
— Censorship protection scheme to prevent flash content visibility