MPC563XM Reference Manual, Rev. 1
320
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
This bit is set if the cycle was terminated by a bus monitor timeout.
1 = Bus monitor timeout occurred
0 = No error
13.4.1.3
EBI Bus Monitor Control Register (EBI_BMCR)
Figure 13-4. EBI Bus Monitor Control Register (EBI_BMCR)
The EBI Bus Monitor Control Register controls the timeout period of the bus monitor and whether it is
enabled or disabled.
BMT —Bus Monitor Timing
This field defines the timeout period, in 8 external bus clock resolution, for the Bus Monitor. See
Section 13.5.1.7, “Bus Monitor
for more details on bus monitor operation.
Timeout Period = (2 + (8 * BMT)) / external bus clock frequency.
BME —Bus Monitor Enable
This bit controls whether the bus monitor is enabled for internal to external bus cycles. The BME bit
is ignored (treated as 0) for chip-select accesses with internal TA (SETA=0).
1 = Enable bus monitor (for external TA accesses only)
0 = Disable bus monitor
E0xc
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
BMT
BME
0
0
0
0
0
0
0
W
RESET:
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
= Unimplemented or Reserved