MPC563XM Reference Manual, Rev. 1
372
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 13-39. MCU Connected to External Master and SDR Memory
When the external master requires external bus accesses, it takes ownership on the external bus, and the
direction of most of the bus signals is inverted, relative to its direction when the MCU owns the bus.
CLKOUT
*ADDR[8:31]
CS0
DATA[0:31]
TS
WE0/BE0
MCU
EXTAL
ADDR[8:31]*
DATA[0:31]
CS0
TS
BDIP
BDIP
BR
BG
BB
TA
TEA
BR
BG
BB
TA
TEA
MCU
SDR
Memory
CK
CS
AD
V
**
W
E
A[0:21]
DA
T
A
[0
:3
1
]
BAA
TSIZ[0:1]
RD_WR
RD_WR
WE0/BE0
* Only ADDR[8:29] are connected to the 32-bit SDR memory. ADDR[3:7] are unused in this scenario.
TSIZ[0:1]
(configured
for internal
arbitration)
(configured
for external
arbitration)
** Flash memories typically use one WE signal as shown, RAMs use 2 or 4 (16-bit or 32-bit)