MPC563XM Reference Manual, Rev. 1
378
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 13-43. External Master Write to MCU
CLKOUT
ADDR[8:31]
TS (input)
RD_WR
TSIZ[0:1]
TA (output)
Minimum 2 Wait States
BR (input)
BG
BB
receive bus grant and bus busy negated for 2nd cycle
assert BB, drive address and assert TS
Using the Internal arbiter
BDIP
DATA[0:31]
*
* If the external master is another MCU with this EBI, then BB and other control pins are turned off as
shown due to use of latched TA internally. This extra cycle is not required by the slave EBI.
DATA is valid
**
** If the external master is another MCU with this EBI, then DATA remains valid as shown due to use
of latched TA internally. These extra data valid cycles are not required by the slave EBI.