MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
499
Preliminary—Subject to Change Without Notice
Figure 16-35. eTPU_A[1:4]_eTPU_A[13:16]_GPIO[115:118] Pad Configuration Register (SIU_PCR114 -
SIU_PCR118)
16.9.13.20 Pad Configuration Register 119 (SIU_PCR119)
The SIU_PCR119 register controls the function, direction, and static electrical attributes of the
eTPU_A[5]_eTPU_A[17]_SCK_B_LVDS-_GPIO[119] pin.
It is required to program the PA field of both registers, SIU_PCR119 and SIU_PCR120, to select the
SCK_LVDS alternate function, and then use the register SIU_PCR120 to program the SCK_LVDS
characteristics (drive strength using the slew rate field).
SI 0x126 - SI 0x12C (4)
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA[0-1]
OBE
1
1
The OBE bit must be set to one for both eTPU_A[1:4] and GPO[115:118] when configured as outputs. When
configured as eTPU_A[13:16], the OBE bit has no effect.
IBE
2
2
The IBE bit must be set to one for both eTPU_A[1:4] and GPO[115:118] when configured as inputs. When
configured as eTPU_A[13:16] or when eTPU_A[1:4] or GPO[114:125] are configured as outputs, the IBE bit may
be set to one to reflect the pin state in the corresponding GPDI register.
0
0
ODE
HYS
SRC[0-1]
WPE WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pull up/down selection at reset for the eTPU_A[1:4] pins is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved