MPC563XM Reference Manual, Rev. 1
500
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 16-36. eTPU_A[5]_eTPU_A[17]_SCK_B_LVDS-_GPIO[119] Pad Configuration Register (SIU_PCR119)
16.9.13.21 Pad Configuration Register 120 (SIU_PCR120)
The SIU_PCR120 register controls the function, direction, and static electrical attributes of the
eTPU_A[6]_eTPU_A[18]_SCK_GPIO[120] pin.
It is required to program the PA field of both registers, SIU_PCR119 and SIU_PCR120, to select the
SCK_LVDS alternate function, and then use the register SIU_PCR120 to program the SCK_LVDS
characteristics (drive strength using the slew rate field).
SI 0x12E
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
PA[0-2]
OBE
1
1
The OBE bit must be set to one for both eTPU_A[5] and GPO[119] when configured as outputs. When configured
as eTPU_A[17], the OBE bit has no effect.
IBE
2
2
The IBE bit must be set to one for both eTPU_A[5] and GPO[119] when configured as inputs. When eTPU_A[17]
or when eTPU_A[5] or GPO[119] are configured as outputs, the IBE bit may be set to one to reflect the pin state in
the corresponding GPDI register.
0
0
ODE
HYS
SRC[0-1]
3
3
On the LVDS pads these bits are used to allow the control of output voltage swing. They are connected to the
lvds_opt0 and lvds_opt1 inputs of the LVDS pads (see
Chapter 26, “Deserial Serial Peripheral
). In the other pad types they assume the Slew Rate Control functionality.
WPE WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
4
4
The weak pull up/down selection at reset for the eTPU_A[5] pin is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved