MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
503
Preliminary—Subject to Change Without Notice
Figure 16-39. eTPU_A[8]_eTPU_A[20]_SOUT_GPIO[122] Pad Configuration Register
(SIU_PCR122)
16.9.13.24 Pad Configuration Register 123 - 125 (SIU_PCR123 - SIU_PCR125)
The SIU_PCR123 register controls the function, direction, and static electrical attributes of the
eTPU_A[9:11]_eTPU_A[21:23]_GPIO[123:125] pin.
Figure 16-40. eTPU_A[9:11]_eTPU_A[21:23]_GPIO[123:125] Pad Configuration Register (SIU_PCR123 -
SIU_PCR125)
SI 0x134
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
PA[0-2]
OBE
1
1
The OBE bit must be set to one for both eTPU_A[8] and GPO[122] when configured as outputs. When configured
as eTPU_A[20], the OBE bit has no effect.
IBE
2
2
The IBE bit must be set to one for both eTPU_A[8] and GPO[122] when configured as inputs. When eTPU_A[20]
or when eTPU_A[8] or GPO[122] are configured as outputs, the IBE bit may be set to one to reflect the pin state in
the corresponding GPDI register.
0
0
ODE
HYS
SRC[0-1]
3
3
On the LVDS pads these bits are used to allow the control of output voltage swing. They are connected to the
lvds_opt0 and lvds_opt1 inputs of the LVDS pads (see
Table 529. “LVDS Pads Voltage Swing” in “Chapter 27
Deserial Serial Peripheral Interface (DSPI)”
). In the other pad types they assume the Slew Rate Control
functionality.
WPE
WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
4
4
The weak pull up/down selection at reset for the eTPU_A[8] pin is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
SI 0x136 - SI 0x13A (3)
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA[0-1]
OBE
1
1
The OBE bit must be set to one for both eTPU_A[9:11] and GPO[123:125] when configured as outputs. When
configured as eTPU_A[21:23], the OBE bit has no effect.
IBE
2
2
The IBE bit must be set to one for both eTPU_A[9:11] and GPO[123:125] when configured as inputs. When
eTPU_A[21:23] or when eTPU_A[9:11] or GPO[123:125] are configured as outputs, the IBE bit may be set to one to
reflect the pin state in the corresponding GPDI register.
0
0
ODE
HYS
SRC[0-1]
WPE
WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pull up/down selection at reset for the eTPU_A[9:11] pin is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved