MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
507
Preliminary—Subject to Change Without Notice
16.9.13.31 Pad Configuration Register 132 (SIU_PCR132)
The SIU_PCR132 register controls the function, direction, and static electrical attributes of the
eTPU_A[18]_GPIO[132] pin. The PCS_D[3] function is not available on this device. This register allows
selection of the eTPU_A and GPIO functions.
Figure 16-47. eTPU_A[18]_GPIO[132] Pad Configuration Register (SIU_PCR132)
16.9.13.32 Pad Configuration Register 133 (SIU_PCR133)
The SIU_PCR133 register controls the function, direction, and static electrical attributes of the
eTPU_A[19]_GPIO[133] pin. The PCS_D[4] function is not available on this device. This register allows
selection of the eTPU_A and GPIO functions.
Figure 16-48. eTPU_A[19]_GPIO[133] Pad Configuration Register (SIU_PCR133)
SI 0x148
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA[0-1]
1
1
The PCS_D function is not available on this device. Do not select b’10 in the PA field.
OBE
2
2
The OBE bit must be set to one for both eTPU_Aand GPIO when configured as outputs.
IBE
3
3
The IBE bit must be set to one for both eTPU_A and GPIO when configured as inputs. When configured as
eTPU_A or GPO outputs, the IBE bit may be set to one to reflect the pin state in the corresponding GPDI register.
0
0
ODE
HYS SRC[0-1] WPE
WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
4
4
The weak pull up/down selection at reset for the eTPU_A[18] pin is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
SI 0x14A
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA[0-1]
1
1
The PCS_D function is not available on this device. Do not select b’10 in the PA field.
OBE
2
2
The OBE bit must be set to one for both eTPU_Aand GPO when configured as outputs.
IBE
3
3
The IBE bit must be set to one for both eTPU_A and GPO when configured as inputs. When configured as
eTPU_A or GPO outputs, the IBE bit may be set to one to reflect the pin state in the corresponding GPDI register.
0
0
ODE
HYS SRC[0-1] WPE
WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
4
4
The weak pull up/down selection at reset for the eTPU_A[19] pin is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved