MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
553
Preliminary—Subject to Change Without Notice
Figure 16-114. Halt Acknowledge Register (SIU_HLTACK)
SI 0x9A8
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
HLTACK
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
HLTACK
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Table 16-52. HALT Acknowledge Register Field Descriptions
Field
Description
31:00-31
HLTACK
Halt Acknowledge
The HLTACK bits acknowledge halt for specific modules. Each bit corresponds to a
separate module as mapped below:
0 rsvd
1 rsvd
2 rsvd for FlexRay
1
3 rsvd for eDMA
4 rsvd
5 eTPU_A
6 NPC
7 EBI
8 eQADC_A
9 rsvd MLB
10 eMIOS_A
11 DECFIL
12 rsvd for IIC_A
13 PIT
14 rsvd for FlexCAN_F
15 rsvd for FlexCAN_E
16 rsvd for FlexCAN_D
17 FlexCAN_C
18 rsvd for FlexCAN_B
19 FlexCAN_A
20 rsvd for DSPI_D
21 DSPI_C
22 DSPI_B
23 rsvd for DSPI_A
24 rsvd for eSCI_H
25 rsvd for eSCI_G
26 rsvd for eSCI_F
27 rsvd for eSCI_E
28 rsvd for eSCI_D
29 rsvd for eSCI_C
30 eSCI_B
31 eSCI_A
1
bits left reserved for forward compatibility, not used on this device