MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
57
Preliminary—Subject to Change Without Notice
Chapter 2
Memory Map
This chapter presents the memory map for this device.
2.1
Introduction
All addresses in the device, including those that are reserved, are identified in the tables. The addresses
represent the physical addresses assigned to each IP block. Logical addresses are translated by the MMU
into physical addresses.
Under software control of the Memory Management Unit (MMU), the logical addresses allocated to IP
blocks may be changed on a minimum of a 4 KB boundary.
2.2
Memory Map
shows the MPC5634M memory map.
Table 2-1. MPC5634M Memory Map
Flash Memory (1.5 MB)
1
0x0000_0000
0x0017_FFFF
eTPU Parameter RAM Mirror
0xC3FC_C000
0xC3FC_FFFF
Reserved
0x0018_0000
0x00FF_BFFF
eTPU Code RAM
0xC3FD_0000
0xC3FD_3FFF
FLASH Shadow Block
0x00FF_C000
0x00FF_FFFF
Reserved
0xC3FD_4000
0xFBFF_FFFF
Emulation reMapping of Flash
0x0100_0000
0x1FFF_FFFF
Reserved
0xFC00_0000
0xFFEF_FFFF
Reserved
0x2000_0000
0x2FFF_FFFF
e200 Platform Peripherals
(XBAR, SWT, STM, ECSM,
eDMA and INTC)
0xFFF0_0000
0xFFF7_FFFF
Calibration Memory Space
0x3000_0000
0x3FFF_FFFF
SRAM (94 KB)
2
0x4000_0000
0x4001_77FF
eQADC
0xFFF8_0000
0xFFF8_3FFF
Reserved
0x4001_7800
0xBFFF_FFFF
Reserved 0xFFF8_4000
0xFFF8_7FFF
Reserved
0xC000_0000
0xC3EF_FFFF
Decimation filter A
0xFFF8_8000
0xFFF9_BFFF
Reserved for PBridge A
0xC3F0_0000
0xC3F0_3FFF
Reserved 0xFFF8_C000
0xFFF9_3FFF
Reserved
0xC3F0_4000
0xC3F7_FFFF
DSPI_B
0xFFF9_4000
0xFFF9_7FFF
PLL
0xC3F8_0000
0xC3F8_3FFF
DSPI_C
0xFFF9_8000
0xFFF9_BFFF
EBI Configuration
0xC3F8_4000
0xC3F8_7FFF
Reserved 0xFFF9_C000
0xFFF9_FFFF
Flash Configuration
0xC3F8_8000
0xC3F8_BFFF
Reserved 0xFFFA_0000
0xFFFA_FFFF
Reserved
0xC3F8_C000
0xC3F8_FFFF
eSCI_A
0xFFFB_0000
0xFFFB_3FFF