MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
591
Preliminary—Subject to Change Without Notice
Chapter 19
System Timer Module (STM)
19.1
Information Specific to This Device
This section presents device-specific parameterization and customization information not specifically
referenced in the remainder of this chapter.
19.1.1
Device-Specific Features
The device has one System Timer Module (STM):
•
One 32-bit counter
•
Four 32-bit output compare channels
— One channel with a dedicated interrupt node
— Three channels sharing the same interrupt node
19.2
Introduction
19.2.1
Overview
The System Timer Module (STM) is a 32-bit timer designed to support commonly required system and
application software timing functions. The STM includes a 32-bit up counter and four 32-bit compare
channels with a separate interrupt source for each channel. The counter is driven by the system clock
divided by an 8-bit prescale value (1 to 256).
19.2.2
Features
The STM has the following features:
•
One 32-bit up counter with 8-bit prescaler
•
Four 32-bit compare channels
•
Independent interrupt source for each channel
•
Counter can be stopped in debug mode
19.2.3
Modes of Operation
The STM supports two device modes of operation: normal and debug. When the STM is enabled in normal
mode, its counter runs continuously. In debug mode, operation of the counter is controlled by the FRZ bit
in the STM_CR register. If the FRZ bit is set, the counter is stopped in debug mode, otherwise it continues
to run.
19.3
External Signal Description
The STM does not have any external interface signals.