MPC563XM Reference Manual, Rev. 1
636
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
It is possible that, for particular reasons, EMIOSB be available in one device even if the respective channel
does not feature any mode that requires it. In this case EMIOSB availability should be explicitly described
in the device SoC Guide.
22.4.2.7
eMIOS200 UC Counter Register (EMIOSCNT[n])
EMIOSCNT[n] address: UC[n] base a $08
Figure 22-8. eMIOS200 UC Counter Register (EMIOSCNT[n])
Table 22-10. EMIOSA[n], EMIOSB[n] and EMIOSALTA[n] values assignment
Operation Mode
Register access
write
read
write
read
alt write
alt read
GPIO
A1, A2
A1
B1,B2
B1
A2
A2
SAIC
1
-
A2
B2
B2
-
-
SAOC
1
1
In these modes, the register EMIOSB[n] is not used, but B2 can be accessed.
A2
A1
B2
B2
-
-
IPWM
-
A2
-
B1
-
-
IPM
-
A2
-
B1
-
-
DAOC
A2
A1
B2
B1
-
-
PEA
A1
A2
-
B1
-
-
PEC
1
A1
A1
B1
B1
-
A2
QDEC
1
A1
A1
B2
B2
-
-
WPTA
A1
A1
B1
B1
-
A2
MC
1
A2
A1
B2
B2
-
-
OPWFM
A2
A1
B2
B1
-
-
OPWMC
A2
A1
B2
B1
-
-
OPWM
A2
A1
B2
B1
-
-
OPWMT
A1
A1
B2
B1
A2
A2
MCB
1
A2
A1
B2
B2
-
-
OPWFMB
A2
A1
B2
B1
-
-
OPWMCB
A2
A1
B2
B1
-
-
OPWMB
A2
A1
B2
B1
-
-
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
C[0:7]
W
1
1
In GPIO mode or Freeze action, this register is writable.
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
C[8:23]
W
1
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or reserved