MPC563XM Reference Manual, Rev. 1
642
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
If a reserved value is written to mode the results are unpredictable.
22.4.2.9
eMIOS200 UC Status Register (EMIOSS[n])
EMIOSS[n] address: UC[n] base a $10
Figure 22-10. eMIOS200 UC Status Register (EMIOSS[n])
OVR — Overrun bit
The OVR bit indicates that FLAG generation occurred when the FLAG bit was already set.
1 = Overrun has occurred
0 = Overrun has not occurred
OVRC — Overrun Clear bit
The OVR bit can be cleared either by clearing the FLAG bit or by writing a 1 to the OVRC bit.
1 = Clear OVR bit
0 = Do not change OVR bit
OVFL — Overflow bit
The OVFL bit indicates that an overflow has occurred in the internal counter. OVFL must be cleared
by software writing a 1 to the OVFLC bit.
1 = An overflow had occurred
0 = No overflow
OVFLC — Overflow Clear bit
The OVFL bit must be cleared by writing a 1 to the OVFLC.
1 = Clear OVFL bit
0 = Do not change OVFL bit
UCIN — Unified Channel Input pin bit
1
b = adjust parameters for the mode of operation. Refer to
Section 22.5.1.1, “UC Modes of Operation,”
for
details.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
OVR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
OVR
C
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
OVF
L
0
0
0
0
0
0
0
0
0
0
0
0
UCIN UCO
UT
FLA
G
W
OVF
LC
FLA
GC
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or reserved