MPC563XM Reference Manual, Rev. 1
644
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
22.4.2.11 eMIOS200 WSC Capture A and EVCNT Register (EMIOSWSCAEC[n])
EMIOSWSCAEC[n] address: WSC[n] base a $00
Figure 22-12. eMIOS200 WSC Capture A and EVCNT Register (EMIOSWSCAEC[n])
The EMIOSWSCAEC[n] register provides access to the T24CAPA and to the EVCNT registers. Reading
EMIOSWSCAEC[n] register in Wheel Speed mode out of freeze state automatically clears FLAGCAP
and FLAGECO flag bits in the EMIOSWSS[n] status register, regardless of byte enables.
When the channel is frozen
(ipg_debug asserted and both FRZ and FREN bits set)
or in Disable mode, the
EVCNT bits are read-/write-able. Otherwise, when the channel is in Wheel Speed mode the EVCNT bits
are read-only.
22.4.2.12 eMIOS200 WSC Capture B Register (EMIOSWSCAPB[n])
EMIOSWSCAPB[n] address: WSC[n] base a $04
Figure 22-13. eMIOS200 WSC Capture B Register (EMIOSWSCAPB[n])
The EMIOSWSCAPB[n] register is dedicated to access the T24CAPB[n] register. This register is updated
with T24CAPB1[n] content when the host reads EMIOSWSCAEC[n] (byte enables in EMIOSWSCAEC
register accesses are ignored for this purpose). T24CAPB1[n] stores the time for the previous edge relative
to the edge stored in T24CAPA[n] register. T24CAPB[n] and T24CAPA[n] store coherent data if
T24CAPA[n] is read before T24CAPB[n] register in Wheel Speed mode out of freeze state.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
EVCNT[7:0]
T24CAPA[]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
T24CAPA[]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
T24CAPB[]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
T24CAPB[]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved