MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
653
Preliminary—Subject to Change Without Notice
22.4.2.16 eMIOS200 WSC Event Register (EMIOSWSEV[n])
EMIOSWSEV[n] address: WSC[n] base a $14
Figure 22-17. eMIOS200 WSC Event Register (EMIOSWSEV[n])
The EMIOSWSEV[n] register provides read and write access to the 8-bit EVENT register. Writing the
EMIOSWSEV[n] register in Wheel Speed mode out of freeze state automatically clears the FLAGCE flag
in the EMIOSWSS[n] register, regardless of byte enables.
22.4.2.17 eMIOS200 WSC Capture Event Register (EMIOSWSCEV[n])
EMIOSWSCEV[n] address: WSC[n] base a $18
Figure 22-18. eMIOS200 WSC Capture Event Register (eMIOSWSCEV[n])
The EMIOSWSCEV[n] register provides read access to the 24-bit T24CAPEV register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
EVENT[7:0]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
0
0
T24CAPEV[23:16]
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
T24CAPEV[15:0]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved