MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
689
Preliminary—Subject to Change Without Notice
Figure 22-60. OPWMCB with Lead Dead Time Insertion
When operating with trailing edge dead time insertion, the first match between A1 and the selected time
base sets the output flip-flop to the value of the EDPOL bit and sets the internal counter to $1. In the second
match between register A1 and the selected time base, the internal counter is set to $1 and B1 matches are
enabled. When the match between register B1 and the selected time base occurs the output flip-flop is set
to the complement of the EDPOL bit. This sequence repeats continuously.
EDPOL = 1
internal
time
base
internal counter is
set to 1 on A1 match
dead-time
A1 value
A2 value
B1 value
B2 value
write to B2
selected
counter bus
$000002
$000004
$000002
$000004
$000015
$000015
write to A2
$000013
$000013
$000001
$000002
$000004
$000015
$000013
$000020
dead-time
output flip-flop
FLAG pin/register
$000001