MPC563XM Reference Manual, Rev. 1
696
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 22-66. OPWMB Mode with 0% Duty Cycle
describes the operation of the OPWMB mode with the Output Disable signal being asserted.
The Output Disable forces a transition in the output pin to the EDPOL bit value. After deasserted, the
output disable allows the output pin to transition at the following A1 or B1 match. Note that the Output
Disable does not modify the Flag bit behavior. Note that there is one system clock delay between the
assertion of the output disable signal and the transition of the output pin to EDPOL.
1
4
match A1 negedge detection
8
A1 value
$000004
A1 match
A1 match negedge detection
output pin
EDPOL = 0
Selected
TIME
match B1 negedge detection
B1 match
B1 match negedge detection
B1 value
$000008
clock
prescaler
A2 value
$000000
write to A2
$000000
A1 match posedge detection
match A1 posedge detection
1
cycle n
cycle n+1
8
counter bus
FLAG set event
FLAG pin/register