MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
737
Preliminary—Subject to Change Without Notice
ILF1,2— Illegal Instruction Flag - eTPU 1,2
The ILF1/2 bit is set by the microengine to indicate that an illegal instruction was decoded in Engine
1/2. This bit is cleared by host writing 1 to GEC. See
Section 23.4.9.5, “Illegal Instructions
” for more
details.
1 = Illegal Instruction detected by eTPU 1,2.
0 = Illegal Instruction not detected.
SCMSIZE[4:0] - SCM Size
This read-only field holds the number of 2 Kbyte SCM Blocks minus 1. This value is MCU-dependent,
and defined at MCU integration. For more information, see the
eTPU Integration Guide
.
SCMMISC, SCMMISCC — SCM MISC Complete, SCM MISC Complete Clear
Flag SCMMISC indicates that MISC has completed the evaluation of the SCM signature since reset
or the since the last time it was cleared. SCMMISC is cleared by writing 1 to SCMMISCC (at same bit
position), and is not cleared when MISC is disabled (SCMMISEN=0). SCMMISC asserts at the end
of the SCM memory scan, either if the signature matches or not.
1 = MISC completed at least one SCM signature calculation and compare since the last time
SCMMISC was cleared.
0 = MISC has not yet completed an SCM signature calculation and compare since the last time
SCMMISC was cleared.
SCMMISF— SCM MISC Flag
The SCMMISF bit is set by the SCM MISC (Multiple Input Signature Calculator) logic to indicate that
the calculated signature does not match the expected value, at the end of a MISC iteration. See
Section 23.4.10, “Test and Development Support
” for more details.
1 = MISC has read entire SCM array and the expected signature in ETPUMISCCMPR does not
match the value calculated.
0 = Signature mismatch not detected.
This bit is cleared when Global Exception is cleared by writing 1 to GEC.
SCMMISEN — SCM MISC Enable
The SCMMISEN bit is used for enabling/disabling the operation of the MISC logic. SCMMISEN is
readable and writable at any time. The MISC logic will only operate when this bit is set to 1. When the
bit is reset the MISC address counter is set to the initial SCM address. When enabled, the MISC will
continuously cycle through the SCM addresses, reading each and calculating a CRC. In order to save
power, the MISC can be disabled by clearing the SCMMISEN bit. See
” for more details.
1 = MISC operation enabled.
0 = MISC operation disabled. The MISC logic is reset to its initial state.
SCMMISEN resets automatically when MISC logic detects an error, i.e., when SCMMISF transitions
from 0 to 1, disabling the MISC operation.
VIS — SCM Visibility Bit
VIS bit turns SCM visible to the IP-Bus and resets MISC state (but SCMMISEN keeps its value).