MPC563XM Reference Manual, Rev. 1
738
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
1 = SCM is visible to the Skyblue bus. MISC state is reset.
0 = SCM is not visible to the Skyblue bus. Accessing SCM address space issues a bus error, writes
are protected and reads are meaningless.
This bit is write protected when any of the Engines is not halted or stopped
1
. When VIS=1, the ETPUECR
MDIS bits are write protected, and only 32-bit aligned SCM writes are supported. The value written to
SCM is unpredictable if other transfer sizes are used.
GTBE - Global Time Base Enable
GTBE enables time bases in both Engines, allowing them to be started synchronously.
1 = time bases in both Engines are enabled to run.
0 = time bases in both Engines are disabled to run.
NOTE
Global Time Base Enable action may also depend on other blocks, as
explained in
Section 23.4.6.4, “GTBE - Global Time Base Enable
NOTE
When GTBE is turned off with Angle Mode enabled, the EAC must be
reinitialized before GTBE is turned on again. The EAC reinitialization
procedure is described in
Section 23.4.7.11, “Restarting Angle Logic
23.3.2.2
ETPUCDCR - eTPU Coherent Dual-Parameter Controller Register
ETPUCDCR configures and controls dual-parameter coherent transfers. For more info, see
Section 23.4.4.3, “Coherent Dual-parameter Controller - CDC
Figure 23-4. ETPUCDCR Register
STS — Start Bit
1.
Engine is stopped in Module Disable or Stop Modes, but accesses to registers in Stop Mode is defined in the MCU level.
Base + 0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
STS
CTBASE
PBBASE
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
PWID
TH
PARM0
WR
PARM1
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved