MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
757
Preliminary—Subject to Change Without Notice
23.3.6.5
ETPUCIER - eTPU Channel Interrupt Enable Register
Host interrupt enable (see
Section 23.4.2.2, “Interrupts and Data Transfer Requests
) from all channels are
grouped in ETPUCIER. Their bits are mirrored from the Channel Configuration registers (see
Section 23.3.7.1, “ETPUCxCR - eTPU Channel x Configuration Register
Figure 23-19. ETPUCIER Register
CIEx — Channel x Interrupt Enable
1 = interrupt enabled for channel x
0 = interrupt disabled for channel x.
For details about interrupts see
Section 23.4.9.3.10, “Channel Interrupt and Data Transfer Requests
.
23.3.6.6
ETPUCDTRER - eTPU Channel Data Transfer Request Enable Register
Data Transfer request enable (see
Section 23.4.2.2, “Interrupts and Data Transfer Requests
channels are grouped in ETPUCDTRER. These bits are mirrored from the Channel Configuration registers
(see
Section 23.3.7.1, “ETPUCxCR - eTPU Channel x Configuration Register
).
Figure 23-20. ETPUCDTRER Register
eTPU 1: Base + 0x240 / eTPU 2: Base + 0x244
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
CIE
31
CIE
30
CIE
29
CIE
28
CIE
27
CIE
26
CIE
25
CIE
24
CIE
23
CIE
22
CIE
21
CIE
20
CIE
19
CIE
18
CIE
17
CIE
16
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
CIE
15
CIE
14
CIE
13
CIE
12
CIE
11
CIE
10
CIE
9
CIE
8
CIE
7
CIE
6
CIE
5
CIE
4
CIE
3
CIE
2
CIE
1
CIE
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
eTPU 1: Base + 0x250 / eTPU 2: Base + 0x254
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
DTRE
31
DTRE
30
DTRE
29
DTRE
28
DTRE
27
DTRE
26
DTRE
25
DTRE
24
DTRE
23
DTRE
22
DTRE
21
DTRE
20
DTRE
19
DTRE
18
DTRE
17
DTRE
16
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
DTRE
15
DTRE
14
DTRE
13
DTRE
12
DTRE
11
DTRE
10
DTRE
9
DTRE
8
DTRE
7
DTRE
6
DTRE
5
DTRE
4
DTRE
3
DTRE
2
DTRE
1
DTRE
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved