MPC563XM Reference Manual, Rev. 1
824
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 23-44. Either Match, Non Blocking Modes (em_nb_st, em_nb_dt)
Match2 Request Modes (m2_st, m2_dt)
In these modes transitions are initially blocked, and are enabled by Match1. Match2 recognition generates
the match service request and disables Match1 recognition. Each match recognition captures its own
programmed timebase. In case of simultaneous match recognition, both MRL1 and MRL2 are set, and
OPAC2 register has priority over OPAC1 for selecting the pin action.
S
R
Q
TDL1
T2
S
R
Q
MRL1
T2
T4S
R
Q
MRLE1
sysclk
Comparator 1
ucode ERW1
SRI
Trans. Event 1
S
R
Q
TDL2
T2
S
R
Q
MRL2
T2
T4S
R
Q
MRLE2
sysclk
Comparator 2
ucode ERW2
ucode TDL
Trans. Event 2
ucode
MRL1
ucode
MRL2
Match1 SR
Match2 SR
Trans1 SR Trans2 SR
Capture2
load enable
Capture1
load enable
Double Trans.
1
0
Double Trans.
D
oub
le Tra
n
s.
NOTE:
all flip-flops but MRLE reset-dominant;
all control signals active high.
MEF
Channel
Service
IPAC1[2]
MEF
Channel
Service
IPAC2[2]
TS1
TS1
TS2
TS2
ucode TDL
Trans.Event 1
TCCE1