MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
99
Preliminary—Subject to Change Without Notice
in the SIU_RSR. In addition, the LLRS bit is set, and all other reset status bits in the SIU_RSR are cleared.
Refer to
Section 17.5.3, “Lock Detection,”
for more information on loss of lock.
4.5.4
Loss of Clock
A Loss of Clock Reset occurs when the Clock Quality Monitor Module (CQM) detects a failure in either
the reference signal or FMPLL output, and the Loss of Clock Reset Enable (LOCRE) bit in the SYNCR is
set. The internal reset signal and RSTOUT pin are asserted. The value on the WKPCFG pin is applied at
the assertion of the internal reset signal (assertion of RSTOUT), as is the PLLREF value. Once the Loss
of Clock reset request signals is negated, the reset controller waits for a predetermined number of clock
cycles (refer to
”). Once the clock count finishes, the WKPCFG and BOOTCFG
pins are sampled. The reset controller then waits 4 clock cycles before negating RSTOUT, and the
associated bits/fields are updated in the SIU_RSR. In addition, the LCRS bit is set, and all other reset status
bits in the SIU_RSR are cleared. Refer to
Section 17.5.4, “Loss-of-Clock Detection,”
for more information
on loss of clock.
The CQM module when enabled can generates either a system reset or an interrupt signal, refer to
Section 17.5.4, “Loss-of-Clock Detection,”
for details.
4.5.5
Watchdog Timer/Debug Reset
A Watchdog Timer Reset occurs when the e200z335 core Watchdog Timer is enabled, and a time-out
occurs with the Enable Next Watchdog Timer (EWT) and Watchdog Timer Interrupt Status (WIS) bits set
in the Timer Status Register, and with the Watchdog Reset Control (WRC) field in the Timer Control
Register configured for a reset. The WDRS bit in the SIU_RSR is also set when a debug reset command
is issued from a debug tool. To determine whether the WDRS bit was set due to a Watchdog Timer or
Debug Reset, see the WRS field in the e200z335 core Timer Status Register. The effect of a Watchdog
Timer or Debug Reset request is the same for the reset controller. The internal reset signal and RSTOUT
pin are asserted. The value on the WKPCFG pin is applied at the assertion of the internal reset signal
(assertion of RSTOUT), as is the PLLREF value. After the Watchdog Timer/Debug reset request is
negated, the reset controller waits for a predetermined number of clock cycles (refer to
”). Once the clock count finishes the WKPCFG and BOOTCFG pins are sampled. The reset
controller then waits 4 clock cycles before negating RSTOUT, and the associated bits/fields are updated
in the SIU_RSR. In addition, the WTRS bit is set, and all other reset status bits in the SIU_RSR are cleared.
Refer to the
e200z335 Core Reference Manual
for more information on the Watchdog Timer and debug
operation.
NOTE
In addition to the e200z335 watchdog timer, this device implements a
system software watchdog timer (see
Chapter 20, “Software Watchdog
).
4.5.6
Software Watchdog Timer Reset
A Software Watchdog Timer Reset occurs when the watchdog timer in the SWT module is enabled and
programmed to generate a reset. The effect of a Software Watchdog Timer Reset request is the same for