MPC563XM Reference Manual, Rev. 1
998
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
R_DATA[0:25] — EQADC Receive DATA Field
The R_DATA contains the last result message that was shifted in. Writes to the R_DATA have no
effect. Messages that were not completely received due to a transmission abort will not be copied into
EQADC_SSIRDR.
24.5.2.15 EQADC CFIFO Registers (EQADC_CFxRw) (x=0, ..,5; w=0, .., 3)
The EQADC CFIFO Registers (EQADC_CFxRw) (x=0, .., 5; w=0, .., 3) provide visibility of the contents
of a CFIFO for debugging purposes. Each CFIFO has four registers which are uniquely mapped to its four
32-bit entries. Refer to
Section 24.6.4, “EQADC Command FIFOs
for more information on CFIFOs.
These registers are read only. Data written to these registers is ignored.
Figure 24-24. EQADC CFIFO0 Registers (EQADC_CF0Rw) (w=0, .., 3)
Figure 24-25. EQADC CFIFO1 Registers (EQADC_CF1Rw) (w=0, .., 3)
Register address: EQA0x100
Register address: EQA0x104
Register address: EQA0x108
Register address: EQA0x10C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CFIFO0_DATAw
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CFIFO0_DATAw
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Register address: EQA0x140
Register address: EQA0x144
Register address: EQA0x148
Register address: EQA0x14C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CFIFO1_DATAw
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CFIFO1_DATAw
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0