MPC563XM Reference Manual, Rev. 1
1080
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 24-79. Example of External Multiplexing
24.6.8
EQADC DMA/Interrupt Request
lists methods to generate interrupt requests in the EQADC queuing control and triggering
control. The DMA/interrupt request select bits and the DMA/interrupt enable bits are described in
Section 24.5.2.8, “EQADC Interrupt and DMA Control Registers (EQADC_IDCR)
bits are described in
Section 24.5.2.9, “EQADC FIFO and Interrupt Status Registers (EQADC_FISR)
depicts all interrupts and DMA requests generated by the EQADC.
Table 24-34. EQADC FIFO Interrupt Summary
1
Interrupt Condition
Clearing
Mechanism
Non Coherency
Interrupt
NCIEx = 1
NCFx = 1
Clear NCFx bit by writing a “1” to the bit.
MA0
MA1
MA2
MUX
AN64
AN65
AN66
AN67
AN68
AN69
AN70
AN71
MUX
AN72
AN73
AN74
AN75
AN76
AN77
AN78
AN79
MUX
AN80
AN81
AN82
AN83
AN84
AN85
AN86
AN87
MUX
AN88
AN89
AN90
AN91
AN92
AN93
AN94
AN95
ANW
ANX
ANY
ANZ
4
AN0-AN7
36
40
M
U
X 40:1
MUX 4
0:1
ADC0
ADC1
MUX
CONTROL
Channel Number0/1
EQADC
AN12-AN39
NOTE: Refer to the SoC guide for device specific
implementation. Limited availability of pins may result in
the sharing of ADC inputs and mux outputs.