MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1191
Preliminary—Subject to Change Without Notice
26.5.6.4
Delay after Transfer (t
DT
)
The Delay after Transfer is the length of time between negation of the PCS signal for a frame and the
assertion of the PCS signal for the next frame. See
for an illustration of the Delay after
Transfer. The PDT and DT fields in the DSPI_CTAR
x
registers select the Delay after Transfer by the
formula in the DT[0:3] field description.
shows an example of how to compute the Delay after
Transfer.
When in non-continuous clock mode the t
DT
delay is configurable as outlined in the DSPI_CTARx
registers. When in continuous clock mode and TSB is not enabled the delay is fixed at 1 SCK period. When
in TSB and continuous mode the delay is programmed as outlined in the DSPI_CTARx registers but in the
event that the delay does not coincide with an SCK period in duration the delay is extended to the next
SCK active edge.
shows an example of how to compute the Delay after Transfer with the clock
period of SCK defined as T
SCK
. The values calculated assume 1 TSCK period = 4 ipg_clk.
Table 26-36. After SCK Delay Computation Example
PASC
Prescaler
ASC
Scaler
f
sys
After SCK Delay
0b01
3
0b0100
32
100 MHz
0.96
μ
s
Table 26-37. Delay after Transfer Computation Example
PDT
Prescaler
DT
Scaler
f
sys
Delay after Transfer
0b01
3
0b1110
32768
100 MHz
0.98 ms