MPC563XM Reference Manual, Rev. 1
422
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
14.5.9
INTC End of Interrupt Register for processor 1 (INTC_EOIR_PRC1)
Figure 14-8. INTC End Of Interrupt Register for processor 1 (INTC_EOIR_PRC1)
The functionality of this register is the same as for processor 0 as described in
of Interrupt Register for Processor 0 (INTC_EOIR_PRC0)
14.5.10 INTC Software Set/Clear Interrupt Registers (INTC_SSCIR0_3 -
INTC_SSCIR4_7)
Figure 14-9. INTC Software Set/Clear Interrupt Register 0 - 3 (INTC_SSCIR0_3)
IN0x1C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
IN0x20
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
CLR0
0
0
0
0
0
0
0
CLR1
W
SET0
SET1
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
CLR2
0
0
0
0
0
0
0
CLR3
W
SET2
SET3
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved