MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
465
Preliminary—Subject to Change Without Notice
Chapter 16
System Integration Unit (SIU)
16.1
Overview
The System Integration Unit (SIU) controls this device’s reset configuration, pad configuration, external
interrupt, general purpose I/O (GPIO), internal peripheral multiplexing, and the system reset operation.
The reset configuration block contains the external pin boot configuration logic. The pad configuration
block controls the static electrical characteristics of I/O pins. The GPIO block provides uniform and
discrete input/output control of the MCU I/O pins. The reset controller performs reset monitoring of
internal and external reset sources, and drives the RSTOUT pin. The SIU is accessed by the e200z335 core
through the peripheral bus.
16.2
Features
•
System configuration
— MCU reset configuration via external pins
— Pad configuration control
•
System reset monitoring and generation
— Power-on reset support
— Reset Status Register provides last reset source to software
— Glitch detection on reset input
— Software controlled reset assertion
•
External Interrupt
— 11 interrupt requests
— 1 Non-Maskable/Critical Interrupt request (NMI)
— Rising or falling edge event detection
— Programmable digital filter for glitch rejection
•
GPIO
— GPIO function on 71 I/O pins
— Dedicated input and output registers for each GPIO pin
•
Internal Multiplexing
— Allows serial and parallel chaining of DSPIs
— Allows flexible selection of eQADC trigger inputs
— Allows selection of interrupt requests between external pins and DSPI