MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
471
Preliminary—Subject to Change Without Notice
Figure 16-2. SIU DMA/Interrupt Request Diagram
16.7.4
GPIO Operation
All GPIO functionality is provided by the SIU for this device. Each device pin that has GPIO functionality
has an associated Pin Configuration Register in the SIU where the GPIO function is selected for the pin.
In addition, each device pin with GPIO functionality has an input data register (SIU_GPDI
x
_
x
) and an
output data register (SIU_GPDO
x
_
x
).
16.7.5
Internal Multiplexing
The following registers are used to provide selection of the eQADC external trigger inputs sources, the
SIU external interrupts, and the DSPI signals that are used in the serial and parallel chaining of DSPI
blocks:
•
eQADC Trigger Input Select Register (SIU_ETISR)
•
External IRQ Input Select Register (SIU_EIISR)
•
DSPI Input Select Register (SIU_DISR)
•
IMUX Select Register 3 (SIU_ISEL3)
16.7.5.1
eQADC External Trigger Input Multiplexing
The six eQADC external trigger inputs can be connected to either an external pin, an eTPU channel, or an
eMIOS channel. The input source for each eQADC external trigger is individually specified in the eQADC
SIU_EISR
SIU
Interrupt
Controller
overrun
SIU_DIRSR
DMA /
INT
Select
SIU_OSR
IMUX
EIRQ
pins
or
internal
sources
0
1
2
0
1
15
15
request
interrupt
request
3
8
interrupt
request
23
SWT
{
CPU
NMI_SEL (SIU_DIRER)
NMI
Critical
Interrupt
31
NMI