MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
555
Preliminary—Subject to Change Without Notice
Chapter 17
Frequency-Modulated Phase Locked Loop (FMPLL)
17.1
Information Specific to This Device
This section presents device-specific parameterization and customization information not specifically
referenced in the remainder of this chapter.
17.1.1
Device-Specific Features
•
Allowed frequency range for the crystal oscillator: 4 MHz to 20 MHz
•
The ESYNCR1[EMODE] bit is not tied off, meaning that both legacy and enhanced mode are
supported. Its reset value is zero, meaning that the default state is "legacy".
17.1.2
Device-Specific Register Field Reset Values
shows the reset values for several register fields on this device.
17.2
Introduction
This chapter describes the features and functions of the FMPLL module.
17.2.1
Overview
The frequency modulated phase locked loop (FMPLL) allows the user to generate high speed system
clocks from a crystal oscillator or from an external clock generator. Furthermore, the FMPLL supports
programmable frequency modulation of the system clock. The FMPLL multiplication factor, reference
clock pre-divider factor, output clock divider ratio, modulation depth and multiplication rate are all
controllable through programmable registers.
shows the block diagram of the FMPLL.
Table 17-1. Register Field Reset Values
Field
Reset value
SYNCR[PREDIV]
0b000
SYNCR[MFD]
0b00100
SYNCR[RFD]
0b010
ESYNCR1[EMODE]
0b0
ESYNCR1[EPREDIV]
0b0000
ESYNCR1[EMFD]
0b0100000
ESYNCR2[ERFD]
0b11