MPC563XM Reference Manual, Rev. 1
560
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
17.4.2
Register Descriptions
This section contains the register descriptions in ascending address order. Two different programming
models are selectable through the EMODE bit of the ESYNCR1 register:
1. Legacy model: the FMPLL is controlled by the Synthesizer Control Register (SYNCR). In this
model, the FMPLL operating mode changes automatically to normal mode when the register is
written in the first time. There is no way to switch back to bypass mode once the operating mode
has switched to normal.
2. Enhanced model: the PLL is controlled by the Enhanced Synthesizer Control Registers 1-2
(ESYNCR1/ESYNCR2). In this model, it is possible to change the FMPLL operating mode back
and forth between bypass and normal modes by programming the ESYNCR1[CLKCFG] field.
The reset value of the ESYNCR1[EMODE] bit is determined by the SoC integration. This bit is write once.
After set to one, further write attempts to this bit will have no effect.
17.4.2.1
Synthesizer Control Register (SYNCR)
This register is provided for backwards compatibility with previous devices of the eSys family. New
applications should use ESYNCR1/ESYNCR2 instead of SYNCR.
Offset 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
PREDIV
MFD
0
RFD
LOC
EN
LOL
RE
LOC
RE
W
Reset
0
–
1
–
1
–
1
–
1
–
1
–
1
–
1
–
1
0
–
1
–
1
–
1
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
LOL
IRQ
LOC
IRQ
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1 Reset value is determined by the SoC integration.
Figure 17-2. Synthesizer Control Register (SYNCR)