MPC563XM Reference Manual, Rev. 1
562
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
17.4.2.2
Synthesizer Status Register (SYNSR)
15
LOCRE
Loss-of-clock reset enable. The LOCRE bit determines whether system reset is asserted or not upon a loss-of-clock
condition when LOCEN=1. LOCRE has no effect when LOCEN=0. If the LOCF bit in the SYNSR indicates a
loss-of-clock condition, setting the LOCRE bit causes immediate reset. In bypass mode with crystal reference, reset
will occur if the reference clock fails, even if LOCRE=0 or even if LOCEN=0. The LOCRE bit has no effect in bypass
mode with external reference. In this mode, the reference clock is not monitored at all. See
0 Ignore loss-of-clock. Reset not asserted.
1 Assert reset on loss-of-clock.
16
Reserved, should be cleared.
17
LOLIRQ
Loss-of-lock interrupt request. The LOLIRQ bit enables a loss-of-lock interrupt request when the LOLF flag is set. If
either LOLF or LOLIRQ is negated, the interrupt request is negated. When operating in normal mode, the FMPLL
must be locked before setting the LOLIRQ bit, otherwise an interrupt is immediately asserted. The interrupt request
only happens in normal mode, therefore the LOLIRQ bit has no effect in bypass mode. See
.
0 Ignore loss-of-lock. Interrupt not requested.
1 Enable interrupt request upon loss-of-lock.
18
LOCIRQ
Loss-of-clock interrupt request. The LOCIRQ bit enables a loss-of-clock interrupt request when the LOCF flag is set.
If either LOCF or LOCIRQ is negated, the interrupt request is negated. If loss-of-clock is detected while in bypass
mode, a system reset is generated. Therefore, LOCIRQ has no effect in bypass mode. See
“Loss-of-Clock Interrupt Request
.
0 Ignore loss-of-clock. Interrupt not requested.
1 Enable interrupt request upon loss-of-clock.
19–31
Reserved, should be cleared.
Offset 0x0004
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
LOLF
LOC MODE
PLL
SEL
PLL
REF
LOCKS LOCK LOCF
0
0
W
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
–
1
0
0
0
0
0
1
Reset value is determined by the state of the PLLREF pin.
Figure 17-3. Synthesizer Status Register (SYNSR)
Table 17-6. SYNCR Field Descriptions (continued)
Field
Description