MPC563XM Reference Manual, Rev. 1
564
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
17.4.2.3
Enhanced Synthesizer Control Register 1 (ESYNCR1)
27
LOCKS
Sticky FMPLL lock status bit. This bit is set by the lock detect circuitry when the FMPLLL acquires lock after one of
the following:
• A system reset
• A write to the SYNCR register in legacy mode which changes the PREDIV or MFD fields
• A write to the ESYNCR1 register in enhanced mode which changes the EMODE, EPREDIV, EMFD or
CLKCFG[1:2] fields
Whenever the FMPLL loses lock, LOCKS is cleared. LOCKS remains cleared even after the FMPLL re-locks, until
one of the three previously stated conditions occurs. Coming in bypass mode from system reset, LOCKS is asserted
as soon as the FMPLL has locked, even if normal mode was not entered yet. If the FMPLL is locked, going from
normal to bypass mode does not clear the LOCKS bit.
0 FMPLL has lost lock since last system reset or last write to PLL registers which affect the lock status.
1 FMPLL has not lost lock.
28
LOCK
FMPLL lock status bit. Indicates whether the FMPLL has acquired lock. FMPLL lock occurs when the synthesized
frequency matches to within approximately 4% of the programmed frequency. The FMPLL loses lock when a
frequency deviation of greater than approximately 16% occurs. The flag is also immediately negated when the
PREDIV or MFD fields of the SYNCR are changed in legacy mode, or when EMODE, EPREDIV, EMFD or
CLKCFG[1:2] are changed in enhanced mode, and then asserted again when the PLL regains lock. If operating in
bypass mode, the LOCK bit is still asserted or negated when the FMPLL acquires or loses lock.
0 FMPLL is unlocked.
1 FMPLL is locked.
29
LOCF
Loss-of-clock flag. This bit provides the interrupt request flag for the loss-of-clock. To clear the flag, software must
write a 1 to the bit. Writing 0 has no effect. This flag bit is sticky in the sense that if clocks return to normal, the bit
will remain set until cleared by either writing 1 or asserting reset. The LOCF flag is not asserted while the FMPLL is
in bypass mode. See
Section 17.5.4, “Loss-of-Clock Detection
for information on which operating modes and
conditions can this flag be asserted.
0 No loss of clock detected. Interrupt service not requested.
1 Loss of clock detected. Interrupt service requested.
30–31
Reserved, should be cleared.
Offset 0x0008
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R EMO
DE
CLKCFG
0
0
0
0
0
0
0
0
EPREDIV
W
Reset
–
1
0
1
–
2
0
0
0
0
0
0
0
0
–
1
–
1
–
1
–
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
EMFD
W
Reset
0
0
0
0
0
0
0
0
0
–
1
–
1
–
1
–
1
–
1
–
1
–
1
1 Reset value is determined by the SoC integration.
2
Reset value determined by an input signal external to the module, typically connected to the PLLREF pin.
Figure 17-4. Enhanced Synthesizer Control Register 1 (ESYNCR1)
Table 17-7. SYNSR Field Descriptions (continued)
Field
Description