MPC563XM Reference Manual, Rev. 1
740
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
MISC cycle. This register is global to both eTPU Engines. For more detail see
Test - Multiple Input Signature Calculator
.
Figure 23-5. ETPUMISCCMPR Register
ETPUMISCCMP[31:0] — Expected Multiple Input Signature Register value
Section 23.4.10.3.1, “SCM Test - Multiple Input Signature Calculator
23.3.2.4
ETPUSCMOFFDATAR - eTPU SCM Off-range Data Register
ETPUSCMOFFDATAR holds the 32-bit value returned when SCM array is accessed at non implemented
addresses, either by the Host or by the microengine. This register can be written by the host with the 32-bit
instruction to be executed by the microengine to recover from runaway code. This register is global to both
eTPU Engines. The reset value is MCU dependent. For more detail see
.
NOTE
This register is not implemented in some of the first eTPU implementations.
Please consult the particular MCU’s SoC Guide or Reference Manual.
Base + 0x00C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
ETPUMISCCMP[31:16]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
ETPUMISCCMP[15:0]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved