MPC563XM Reference Manual, Rev. 1
762
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
23.3.7.1
ETPUCxCR - eTPU Channel x Configuration Register
ETPUCxCR gathers configurations set individually per channel.
Figure 23-24. ETPUCxCR Register
NOTE
The fields ETCS, CFS and CPBA must only be changed while the channel
is disabled (field CPR=00).
CIE — Channel Interrupt Enable
(this bit is mirrored from ETPUCIER - see
Section 23.3.6.5, “ETPUCIER - eTPU Channel Interrupt
)
1 = Enable interrupt for this channel.
0 = Disable interrupt for this channel.
Section 23.4.9.3.10, “Channel Interrupt and Data Transfer Requests
.
DTRE — Channel Data Transfer Request Enable
(this bit is mirrored from ETPUCDTRER - see
Section 23.3.6.6, “ETPUCDTRER - eTPU Channel
Data Transfer Request Enable Register
1 = Enable data transfer request for this channel.
0 = Disable data transfer request for this channel.
Section 23.4.9.3.10, “Channel Interrupt and Data Transfer Requests
.
CPR[1:0] — Channel Priority
This field defines the priority level for the channel, used by the Hardware Scheduler (See
”).
Channel_Registe 0x0
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
CIE
DTRE
CPR
0
0
ETPD ETCS
0
0
0
CFS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
ODIS OPO
L
0
0
0
CPBA
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Table 23-15. Priority level Bits
CPR
Priority
00
Disabled
01
Low
10
Middle