MPC563XM Reference Manual, Rev. 1
94
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
4.2
Reset Vector
The reset vector for this device is 0xFFFF_FFFC. This is a fixed location in the BAM. The BAM program
executes after every internal reset. The BAM program determines where to branch after its execution
completes based on the value on the BOOTCFG pin. See
Section 21.5, “Functional Description
details on the BAM program operation and branch location to application software.
4.3
Reset Pins
4.3.1
RESET
The RESET pin is an active low input. The RESET pin is asserted by an external device during a power-on
or external reset. The internal reset signal asserts only if the RESET pin asserts for 10 clock cycles.
Assertion of the RESET pin while the device is in reset causes the reset cycle to start over. The RESET
pin has a glitch detector which detects spikes greater than 2 clocks in duration that fall below the switch
point of the input buffer logic of the VDDEH input pins. The switch point lies between the maximum VIL
and minimum VIH specifications for the VDDEH input pins.
4.3.2
RSTOUT
The RSTOUT pin is an active low output that uses a push/pull configuration. The RSTOUT pin is driven
to the low state by the MCU for all internal and external reset sources.
Depending on the PLL configuration, External Reference or Crystal Mode, the RSTOUT pin is asserted
after a delay defined in
, plus 4 cycles for sampling of the configuration pins.
The RSTOUT pin can also be asserted by a write to the SER bit of the System Reset Control Register
(SIU_SRCR). Asserting SER, the RSTOUT duration will follow the value specified in
Table 4-1. Timing for Reset Sources
Reset Source
PLL Reference
Duration
(Clock Cycles)
POR
Crystal
External
2400
16000
ER
Crystal
External
2900
16500
LLR
Crystal
External
3400
17000
WTR
Crystal
External
3900
17500
CR
Crystal
External
4400
18000
SWTR
Crystal
External
4900
18500
LCR
Crystal
External
5400
19000
SSR
Crystal
External
5900
19500