MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 4
Freescale Semiconductor
11
Electrical Characteristics
Figure 3
shows the undershoot and overshoot voltages at the interfaces of the device.
Figure 3. Overshoot/Undershoot Voltage for GV
DD
/OV
DD
/LV
DD
Figure 4
shows the undershoot and overshoot voltage of the PCI interface of the device for the 3.3-V
signals, respectively.
Figure 4. Maximum AC Waveforms on PCI interface for 3.3-V Signaling
GND
GND – 0.3 V
GND – 0.7 V
Not to Exceed 10%
G/L/OV
DD
+ 20%
G/L/OV
DD
G/L/OV
DD
+ 5%
of t
interface
1
1. Note that t
interface
refers to the clock period associated with the bus clock interface.
V
IH
V
IL
Note:
Undervoltage
Waveform
Overvoltage
Waveform
11 ns
(Min)
+7.1 V
7.1 V p-to-p
(Min)
4 ns
(Max)
–3.5 V
7.1 V p-to-p
(Min)
62.5 ns
+3.6 V
0 V
4 ns
(Max)