TDM Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
19-65
19.7.2.11 TDMx Transmit Interrupt Enable Register (TDMxTIER)
TDMxTIER has the same bit format as the TDMxTER registers. If a TDMxTIER bit is clear, the
corresponding event in the TDMxTER is masked (see page 19-70).
OLBEE
2
0
Overrun Local Buffer Event Enable
Enable assertion of an interrupt when the Overrun Local
Buffer Event (OLBE) bit is set (see page 19-69).
0
Overrun Local buffer event is
masked.
1
Overrun Local buffer event is
enabled.
RFTEE
1
0
Receive First Threshold Event Enable
Enable assertion of the receive first threshold interrupt
when the Receive First threshold Event (RFTE) bit is set
(see page 19-69).
0
Receive first threshold interrupt is
disabled.
1
Receive first threshold interrupt is
enabled.
RSTEE
0
0
Receive Second Threshold Event Enabled
Enable assertion of the receive second threshold
interrupt when the Receive Second Threshold Event
(RSTE) bit is set (see page 19-69).
0
Receive second threshold
interrupt is disabled.
1
Receive second threshold
interrupt is enabled
TDMxTIER
TDMx Transmit Interrupt Enable Register
Offset 0x3F70
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
TSEIE ULBEETFTEE TSTEE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-35. TDMxTIER Bit Descriptions
Name
Reset
Description
Settings
—
31–4
0
Reserved. Write to zero for future compatibility.
TSEIE
3
0
Transmit Sync Error Event Enabled
Enable assertion of the transmit error interrupt
when the Transmit Sync Error (TSE) bit is set.
See page 19-70.
0
Transmit sync error interrupt is disabled.
1
Transmit sync error interrupt is enabled.
ULBEE
2
0
Underrun Local Buffer Event Enabled
Enable assertion of an interrupt when the
Underrun Local Buffer Event (ULBE) bit is set.
See page 19-70.
0
Underrun Local buffer event is masked.
1
Underrun Local buffer event is enabled.
TFTEE
1
0
Transmit First Threshold Event Enabled
Enable assertion of the transmit first threshold
interrupt when the Transmit First Threshold
Event (TSTE) bit is set. See page 19-70.
0
Transmit first threshold interrupt is disabled.
1
Transmit first threshold interrupt is enabled.
Table 19-34. TDMxRIER Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...