MSC8144E Reference Manual, Rev. 3
25-42
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
25.2.14.8 DPU Counter A0 Control Register (DP_CA0C)
The DP_CA0C is a 32-bit register that controls the operation of the DPU Extension Support Counter A0,
including what events and when they are counted.
Table 25-21 defines the DP_CA0C bit fields.
—
3
0
Reserved. Write to zero for future compatibility.
CMODE
2–1
0
Triad Counters Mode
Specifies the mode of the counter
00 One shot. Each counters in the triad
generates an event when it reaches 0,
stops counting, and disables itself.
01 Trace mode. Each counter in the triad has
its value saved in a shadow register
whenever required by the trace buffer. The
counter continues to count and generates
an event when it reaches 0.
10–
11 reserved.
TCEN
0
0
Triad Control Enable
Determines whether the three counters in the triad
are controlled by this control register or their
individual control counters.
0
Each counter is controlled independently.
1
The three counters are controlled by this
register and the individual register settings
have no effect.
DP_CA0C
DPU Counter A0 Control Register
Offset 0x2C
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
CDMP
CDM
—
CENMP
CENM
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
CEP
—
CE
—
CMODE
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-21. DP_CA0C Bit Descriptions
Name
Reset
Description
Settings
—
31–30
0
Reserved. Write to zero for future compatibility.
CDMP
29–28
0
Counter Disable Mode Privilege Level
The event disabling the counter belongs to the task
described by these bits. If the DEBUGEV instruction
disables the counters, all the programming options
mentioned here can be chosen. For EDCA events
the privilege level can be filtered inside the EDCA
itself.
00 The disabling event belongs to any task.
01 The disabling event is the result of a user
task detected under the control of
DP_CR[TIDCM].
10 The disabling event belongs to a supervisor
level task.
11 The disabling event is the result of a
supervisor level task detected under the
control of DP_CR[TIDCM].
Table 25-20. DP_TBC Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...